1993

Capacitance estimation of standard cell circuit design

Chih-kuo Liang
Lehigh University

Follow this and additional works at: http://preserve.lehigh.edu/etd

Recommended Citation

This Thesis is brought to you for free and open access by Lehigh Preserve. It has been accepted for inclusion in Theses and Dissertations by an authorized administrator of Lehigh Preserve. For more information, please contact preserve@lehigh.edu.
AUTHOR:
Liang, Chih-Kuo

TITLE:
Capacitance Estimation Of Standard Cell Circuit Design

DATE: May 30, 1993
Capacitance Estimation of Standard Cell Circuit Design

by

Chih-kuo Liang

A Thesis
Presented to the Graduate and Research Committee
of Lehigh University
in Candidacy for the Degree of
Master of Science

in
Electrical Engineering And Computer Science

Lehigh University
May 15, 1993
This thesis is accepted and approved in partial fulfillment of the requirements for the Master of Science.

May 18, 1993

Date

Thesis Advisor

Chairperson of Department
ACKNOWLEDGEMENTS

I wish to express my sincere gratitude to my advisor, Professor Richard Decker, for his guidance during the work and writing of this thesis.

I would also like to thank Dr. Chi-Chang Liaw, my supervisor at AT&T Bell Laboratories, for his support and valuable comments.

During the work I benefited from discussions and suggestions from many colleagues at my Laboratory. Special thanks go to Dr. Khe-Sing The who gave me a lot of helpful suggestions especially in the area of floorplanning. Dr. Shyuan Wang also provided me many valuable informations in cell placement and routing area.

Most computer support was provided by AT&T Bell Laboratories through the Computer Aided Engineering And Design Department.
CONTENTS

Abstract ......................................................................... 1

1. Introduction ............................................................... 2
   1.1 NETCAP Capacitance Estimation .............................. 3
   1.2 Floorplan-based Capacitance Estimation ................. 4

2. Overview of the Layout Design Process ......................... 5
   2.1 Logic Partition ...................................................... 8
   2.2 Buffer Placement .................................................. 8
   2.3 Floorplanning ....................................................... 9
   2.4 Cell Placement ..................................................... 10
   2.5 Routing ............................................................. 10


4. Floorplan-based Capacitance Estimation ......................... 12
   4.1 Estimate Wire Length among Multiple Blocks ............ 13
   4.2 Estimate Wire Length within a Soft Block ................. 14

5. How to Produce Capacitance Estimator ......................... 15
   5.1 Procedure of Experiments ....................................... 15
   5.2 Case Study .......................................................... 16
   5.3 Study Case I -- 15 Soft Blocks ................................ 16
   5.4 Study Case II -- 20 Soft Blocks .............................. 17
   5.5 Study Case III -- 25 Soft Blocks ............................. 17
   5.6 Analyses of Capacitance versus Soft Block Size ......... 22
   5.7 Analyses of 2-pin Capacitance versus m-pin Capacitance 27

6. Capacitance Empirical Formula ................................... 33
   6.1 2-pin Capacitance Empirical Formula ..................... 33
   6.2 m-pin Capacitance Empirical Formula .................... 35

7. Results of the Capacitance Estimator ............................ 35
   7.1 The Capacitance Estimate Program ......................... 35
   7.2 Result of Floorplan-base Capacitance Estimation ....... 36
   7.3 Result of NETCAP Capacitance Estimation .............. 38

8. Conclusion .................................................................. 39

REFERENCES .................................................................. 41

Vita ............................................................................. 50
LIST OF TABLES

Table 1. Statistics of Case I - Logic Partition with 15 Soft Blocks ......... 20
Table 2. Statistics of Case II - Logic Partition with 20 Soft Blocks ........ 21
Table 3. Statistics of Case III - Logic Partition with 25 Soft Blocks ...... 22
Table 4. Statistics of Four Study Cases ........................................... 29
Table 5. Empirical Values from Four Study Cases .............................. 32
Table 6. Numerical Values from Theoretical Model ............................ 32
Table 7. Quantile Values of Three Study Cases .................................. 34
Table 8. Statistics of Floorplan-based Residual .................................. 38
Table 9. Statistics of NETCAP Residual ............................................ 39
LIST OF FIGURES

Figure 1. Timing-Driven Layout Using Floorplanner ........................................ 8
Figure 2. Chip Layout of the Case Study .......................................................... 18
Figure 3. Floorplan of Study Case I ................................................................. 18
Figure 4. Floorplan of Study Case II ............................................................... 18
Figure 5. Floorplan of Study Case III ............................................................... 18
Figure 6. Histograms of 2-pin Net Capacitance Distribution ............................ 24
Figure 7. Case I - Correlation of Mean Capacitance versus Soft Block Size .......... 25
Figure 8. Case II - Correlation of Mean Capacitance versus Soft Block Size .......... 26
Figure 9. Case III - Correlation of Mean Capacitance versus Soft Block Size .......... 27
Figure 10. Case I - Correlation of 2-pin Capacitance versus m-pin Capacitance .... 30
Figure 11. Case II - Correlation of 2-pin Capacitance versus m-pin Capacitance .... 31
Figure 12. Case III - Correlation of 2-pin Capacitance versus m-pin Capacitance .... 32
Figure 13. Floorplan-based Residual Histograms of Three Study Cases .............. 38
ABSTRACT

In current microelectronic industry, the most popular capacitance estimation method used in pre-layout methodologies is the one called NETCAP\textsuperscript{1} capacitance estimation. Because of the introduction of floorplanning to the timing-driven layout system, a new scenario based on the floorplan information to proceed more accurate capacitance estimation is possible now. This paper describes NETCAP capacitance estimation and proposed a methodology to proceed floorplan-based capacitance estimation. A floorplan-based capacitance estimate program is implemented to incorporate with an existing CAD layout tool to test the methodology. Three study cases are selected to proceed the experiments for the implementation of the program. The estimated capacitance values from the above two methods in the study cases are compared with the accurate capacitance values from post-layout processes, i.e. compared with the results of a reference technique based on final layout routing. In the three study cases, the NETCAP capacitance estimation achieved 0.283 pf\textsuperscript{2} (27.29 \%) mean estimation error\textsuperscript{3} with the standard deviation 2.479 pf, whereas the floorplan-based capacitance estimation achieved 0.143 pf (13.61 \%) mean estimation error\textsuperscript{4} with the standard deviation 0.645 pf.

---

1. NETCAP is a program developed and widely used at AT&T Bell Labs, It is also known as Autoroute program in Bell Labs. see Section 1.1.
2. pf: pico-farad, the capacitance unit which is used throughout the paper.
4. see Table 8. Statistics of Floorplan-based Residual.
1. Introduction

In timing simulation processes, the capacitance values of all nets in the circuit are important informations for the computation (post-layout simulation) or estimation (pre-layout simulation) of timing properties.

Net capacitance is composed of terminal capacitance and routing capacitance. The sum of these two components is the total net capacitance. The terminal capacitance is due to the source and destination cells connected by the net, whereas the routing capacitance is due to the interconnection of the net itself. The terminal capacitance of each cell is accessed from the description of the cell type.\[1\] In post-layout methodologies, the routing capacitance of each net can be accurately extracted by the layout tool from the completed layout. In pre-layout methodologies, since the placement and routing of cells affects the routing capacitance are not known yet, the routing capacitance can only be approximately estimated.

In current microelectronic industry, the most popular capacitance estimation method used in pre-layout methodologies is the one called NETCAP capacitance estimation. Because of the introduction of floorplanning to the Timing-Driven layout system,\[5\] a new scenario based on the floorplan information to proceed more accurate capacitance

---

5. Timing-Driven layout system is an integrated system at AT&T Bell Labs for standard cell circuit design.
estimation is possible now. This paper describes NETCAP capacitance estimation and
proposed a methodology to proceed floorplan-based capacitance estimation. A
floorplan-based capacitance estimate program is implemented to incorporate with an
existing CAD layout tool\(^6\) to test the methodology. Three study cases are selected to
proceed the experiments for the implementation of the program. The estimated
capacitance values from the above two methods in the study cases are compared with the
accurate capacitance values from post-layout processes, i.e. compared with the results of
a reference technique based on final layout routing.

1.1 NETCAP Capacitance Estimation

The simplest estimation to the routing capacitance is called NETCAP which uses the
net connectivity information only.\(^2\) The NETCAP estimation makes the assumption that
the routing capacitance is function of the fan-in and fan-out of the net. It does not take
into account the actual wire length of the interconnect but simply counts the number of
terminals to which the net connects and applies a step-wise linear function to one less
than this count number. The number of wires required for a net is the number of
terminals on the net minus one because a simple net which connects one source to one
destination connects two terminals.

\(^6\) The CAD tool is a standard cell placement and route tool called LTX. It is widely used at AT&T Bell Labs.
To the first order, the NETCAP capacitance is proportional to the number of terminals on the net minus one. But this is too pessimistic for high fan-out nets such as clock driver nets. A user specified step-wise linear function permits the routing capacitance for such nets to be estimated more accurately.

As described above, NETCAP capacitance estimation does not take into account the actual wire length of the net and is not accurately enough. However, in pre-layout processes, there is no layout at all and the net connectivity is the only information can be used. The method provides a quick reference without going through the layout processes.

1.2 Floorplan-based Capacitance Estimation

Recently, a floorplanning process is introduced to the timing-driven layout system. In the system, a block-based floorplanner is implemented to optimize the block areas and the total wire length among multiple blocks with a "soft" block representing a set of cells grouped by a partition.[3]

After the placement of the blocks by the floorplanner, a capacitance estimation can be proceeded based on the floorplanning information and produce the estimated capacitances for the pre-layout simulation.[4] Since the estimation uses the floorplanning results, it is called floorplan-based capacitance estimation.

From the floorplanning results, the location of the blocks are determined. The length of wires connecting the blocks can be estimated to produce capacitance estimation.[5] The
capacitance values within a block can be estimated by applying the empirical formula we derived from some experiments or a theoretical model called neighborhood density equations estimation technique.\cite{6}

More details about the theory and implementation of the floorplan-based capacitance estimation will be given. An overview of the design process is described first so that the reader will have a clear picture about the existing CAD layout tool and the necessary components to proceed floorplan-based capacitance estimation.

2. Overview of the Layout Design Process

The layout design process starts from the hierarchical netlist view of the design. The netlist file contains the connectivity information which indicates the interconnections of the cells without any physical wire shapes. Generally speaking, the objective of the layout design process is to create the layout from the netlist view of the design. The layout of the design is created by the layout engineer with the help of some CAD layout tools. Before a netlist file can be used by the layout tool, since it is a hierarchical netlist, a procedure called logic partition is needed to partition and flatten the connectivity. This procedure decides the grouping of cells and is proceeded by a tool called logic partitioner. The layout tool reads the partitioned netlist file and retrieves the geometries of the used cells from the cell library to create an unplaced layout. With the unplaced layout, the procedure of buffer placement can be proceeded to place all the I/O buffers first. The floorplanning is followed after the buffer placement. The floorplanning
decides the locations of the cell groups, whereas the location of each cell is obtained by the next procedure called cell placement. After the cell placement is done, the routing procedure can be proceeded to complete the layout of the design. The flowchart of the layout design process is illustrated in Figure 1. The five components, logic partition, buffer placement, floorplanning, cell placement, and routing are described below.
Figure 1. Timing-Driven Layout Using Floorplanner
2.1 Logic Partition

The logic partitioner partitions a circuit into several disjoint modules with the objective of minimizing both the number of modules and the number of interconnections among them.\textsuperscript{[7]} The model of the unpartitioned circuit, i.e. the flattened netlist, consists of an interconnection of cells. Every cell is characterized by its relative size, which reflects the size of that cell relative to other cells. The partitioner expects the component size data as a size library, which is a simple text file consisting of a sequence of lines. A size library file of the standard cells is extracted from the polycell library system and is provided for the process. With the cell size information and nr\_module, the user specified number of modules, the logic partitioner applies bottom-up clustering algorithm to group the cells into nr\_module modules. It also produces the information of the number of cells, the number of pins, and the number of nets in every module.

2.2 Buffer Placement

A buffer placement tool is used to create and verify the placement of I/O buffers and power/ground pins. It is used to verify the acceptability of the buffer placement by the user, or to synthesize an appropriate buffer placement aiming at minimizing the noise voltages due to the ground bounce. The tool provides built-in algorithms to quantitatively and efficiently derive the switching noise characteristics of a given buffer placement with a package and a process technology specified by the user. It is started with an initial I/O pinlist extracted from the netlist. The process is proceeded by editing
the pinlist, choosing a package, computing inductances, and synthesizing the near-optimal buffer placement. Different configurations made by rearranging the pin placement and adding power and ground pins are interactively entered and analyzed. The final result of the process is written to a text file which will be read by the floorplanner.

2.3 Floorplanning

The floorplanner has the capability to generate layout view from a given netlist view, technology parameters, and cell library. The objects in the database are polycells, hard blocks, and I/O buffers. Since the netlist view is partitioned by the logic partitioner, the polycells are clustered into soft blocks when the layout view is generated by the floorplanner. In addition to generating the layout view, the floorplanner is used to determine the shapes and positions of the soft blocks as well as the positions and orientations of the hard blocks and I/O buffers. It is a tool for obtaining realistic block level placement, and producing accurate interconnect parasitics to be used for timing verification. The floorplanner contains a set of automatic and interactive procedures. The essential automatic procedures are for buffer placement, block placement. The interactive procedures include commands to hard place and soft place, to move, and to reshape the blocks. Utilities are also provided for viewing the graphical representation of the design.

The I/O buffers are placed by the floorplanner according to the buffer placement file created by the buffer placement tool described above. Based on the shape constraints of
each block and the connectivity among blocks, the block placement procedure automatically places all the blocks and determines the shapes of all the soft blocks. The objective is to minimize the total area of the chip as well as the total interconnection wire length.

2.4 Cell Placement

A CAD layout tool\textsuperscript{7} is used to complete the layout after the floorplanning. The floorplanning only determines the placement and alignment of chip components within the overall chip boundary whereas the cells within each soft blocks are placed by the tool with the simulated annealing algorithm using the net length and capacitance as the cost function. The tool also provides some options to merge the specified soft blocks into polyrows\textsuperscript{8} with or without changing the overall cell grouping. The boundary outlines of the soft blocks from the floorplanning are no longer existed because the layout is represented by polyrows, hard blocks, and I/O buffers after the cell placement.

2.5. Routing

After the cell placement, the same CAD tool is used to divide the space left between the chip components into routing modules that will eventually contain routing. A process

\begin{itemize}
  \item[7.] The CAD tool is a standard cell placement and routing tool called LTX which is used to perform all the experiments of this paper.
  \item[8.] A polyrow is a group of polycells in a row shape.
\end{itemize}
called loose routing is first used to determine the global paths that connect the chip modules together. The tool looks at the connectivity of each module, assigns connections to the routing modules based on the shortest wire length and other signal performance properties. After loose routing, a process called placement improvement can be proceeded based on the loose routing information. The last process is called fine routing which creates the actual routing with the information of various communication paths provided above.

3. Incorporating Capacitance Estimation in The Layout Design Process

A verification of the layout is needed after the layout design process. The verification is a process called timing simulation. There are two kinds of timing simulation, pre-layout simulation and post-layout simulation. The pre-layout simulation uses the net capacitances derived from NETCAP capacitance estimation and therefore is before the layout design process. However, the capacitance estimation can not be accurate enough because no layout information is used by the NETCAP capacitance estimator. In post-layout simulation, the net capacitances provided as input information are computed from the wire length of the complete layout. Suppose the post-layout simulation found that the timing properties are not acceptable, the whole layout design process has to be redone starting from the logic partition.

However, a capacitance estimation can be incorporated in the layout design process after the floorplanning before the cell placement. With the approach, the layout design
process can be split into two major processes, floorplanning and layout completion, the cell placement and routing which are the most CPU-dense and time-consuming procedures. Under the scenario, the designers are expected to proceed the first process with a floorplanner to produce floorplans with sufficient placement resolution and use the estimated net capacitances in pre-layout simulation. The layout engineers are expected to proceed the second process with these floorplans and the capacitance files as reference and produce the final layouts. In general, the designers do buffer placement and floorplanning, estimate routing capacitances from the floorplan, run simulation, tighten the capacitance values and re-simulate, and eventually include the floorplan and the capacitance file in the package to the layout engineer. The design scenario is aimed at reducing the pre-layout engineering cost and maintaining a smooth post-layout process.

4. Floorplan-based Capacitance Estimation

The accuracy of the net capacitance estimate depends on the estimate of the routing wire length of the signal net. Applying the wire length and wire width with the unit area capacitance and unit fringe capacitance, the capacitance of each signal net can be estimated without the chip completely laid out. The main challenge in the implementation lies in how to get practical estimate for the total wire length of each signal net after the blocks are placed by the block-based floorplanner. The total wire length of a signal net can be estimated from two parts. One is the wire length from the interconnections among fixed terminals (of buffers or hard blocks) and soft blocks which
contain source terminals of the signal net. The other is the wire length of the signal net within each soft block.

4.1 Estimate Wire Length among Multiple Blocks

After block placement, modules on the chip are handled as three categories: soft blocks, hard blocks and I/O buffers. The terminal locations of each hard block and I/O buffer are known and can be used directly to estimate the wire length. However, the location of a terminal within a soft block is not determined yet. We use the center point of the soft block to approximate the actual terminal location.

With all the terminal locations of a signal net, four different near-optimal rectilinear Steiner Trees can be calculated by growing from bottom, top, left and right. The shortest tree can be chosen as the geometric representation of the net, from which the estimated wire length of the signal is obtained.

However, hard blocks are blockage for Steiner trees since they are not penetrative by routing wires. In order to obtain a more accurate wire length, a maze-running algorithm is needed. It can be achieved by constructing the minimal Steiner tree, then check against the blockage. If there is no penetration, the Steiner tree can be used to estimate the wire length. If penetration occurs, the Lee’s algorithm\[9\] will be used to modify the tree and estimate the wire length more accurately.
4.2 Estimate Wire Length within a Soft Block

The wire length within a soft block can be estimated by applying a theoretical model called neighborhood density equations estimation technique presented by a paper in 1992 DAC. For several industrial circuits tested, the technique achieved average estimation error of 9.0% with a maximum deviation of +16.3%, which compares favorably with other techniques previously proposed. The paper concludes that $U_m$, the average wire length of m-pin net is given by

$$U_m = \frac{2(m^2 + 2m - 2)}{3m} \frac{1}{\beta}$$

where $\beta$ is the equilibrium parameter. Therefore,

$$U_m = \frac{(m^2 + 2m - 2)}{3m} U_2$$

where $U_2 = 2 / \beta$. Since the capacitance $C_m$ is in proportion to $U_m$, it is appropriate to represent $C_m$ as

$$C_m = \frac{(m^2 + 2m - 2)}{3m} C_2$$

The value $C_2$ can be derived from some experiments on the 0.9 micron CMOS technology, with which the timing-driven placement was fine tuned. The experiments are described in the next chapter.

9. see Reference [5].
5. How to Produce Capacitance Estimator

In order to apply the above theory to produce the floorplan-based capacitance estimator, appropriate data are needed in addition to code writing. The estimated capacitance of a net is composed of the capacitance within each soft block and the capacitance among multiple soft blocks of the net. Through the data of some experiments, the empirical formula of $C_2$ can be derived. The experimental data can be used to verify the above theoretical formula or to derive our own empirical formula of $C_m$. The capacitance within each soft block is estimated by $C_2$ and $C_m$. A program\textsuperscript{10} is implemented to estimate the wire length with the algorithm of Steiner tree for the capacitance among multiple soft blocks.

5.1 Procedure of Experiments

The procedures of performing the experiments are summarized as follows:

- Find an appropriate pure polycell chip.

- Extract the netlist of the chip.

- Make 15, 20, and 25 nearly-equal logic partitions of the chip. Each number of partitions is one study case.

\textsuperscript{10} see Appendix.
• Perform the floorplanning of each study case.

• Completely Lay out each study case.

• Extract the capacitances of 2-pin, 3-pin, 4-pin, and 5-pin nets from each study case.

• Group the capacitances of 2-pin, 3-pin, 4-pin, and 5-pin nets in each soft block for each study case.

• Analyze the correlation of the capacitances of 2-pin, 3-pin, 4-pin, and 5-pin nets versus the soft block size for each study case.

• Analyze the correlation of m-pin capacitances versus 2-pin capacitances.

• Analyze the correlation of the three study cases.

5.2 Case Study

A chip with 6558 polycells and 8716 signal nets is selected. The layout of the chip is illustrated in Figure 2. In order to simplify the analysis of m-pin signal capacitances, the I/O buffers are ignored from our experiments. A netlist is extracted from the 44 polyrows of the chip. Based on the netlist, the following study cases are proceeded.

5.3 Study Case I -- 15 Soft Blocks

A logic partition with 15 modules was performed from the netlist. The statistics of the partition is listed in Table 1. The floorplan of the partition is illustrated in Figure 3.
5.4 Study Case II -- 20 Soft Blocks

A logic partition with 20 modules was performed from the same netlist. The statistics of the partition is listed in Table 2. The floorplan of the partition is illustrated in Figure 4.

5.5 Study Case III -- 25 Soft Blocks

A logic partition with 25 modules was performed from the same netlist. The statistics of the partition is listed in Table 3. The floorplan of the partition is illustrated in Figure 5.
Figure 2. Chip Layout of the Case Study

Figure 3. Floorplan of Study Case I

Figure 4. Floorplan of Study Case II

Figure 5. Floorplan of Study Case III
<table>
<thead>
<tr>
<th>Cluster No.</th>
<th>Devices</th>
<th>Size</th>
<th>Pins</th>
<th>Buried Nets</th>
<th>Boundary Nets</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>349</td>
<td>3971</td>
<td>116</td>
<td>431</td>
<td>116</td>
</tr>
<tr>
<td>2</td>
<td>477</td>
<td>4572</td>
<td>119</td>
<td>543</td>
<td>119</td>
</tr>
<tr>
<td>3</td>
<td>468</td>
<td>5004</td>
<td>219</td>
<td>510</td>
<td>219</td>
</tr>
<tr>
<td>4</td>
<td>470</td>
<td>4661</td>
<td>133</td>
<td>546</td>
<td>129</td>
</tr>
<tr>
<td>5</td>
<td>327</td>
<td>3737</td>
<td>98</td>
<td>417</td>
<td>98</td>
</tr>
<tr>
<td>6</td>
<td>370</td>
<td>3956</td>
<td>113</td>
<td>446</td>
<td>113</td>
</tr>
<tr>
<td>7</td>
<td>417</td>
<td>4428</td>
<td>150</td>
<td>503</td>
<td>150</td>
</tr>
<tr>
<td>8</td>
<td>469</td>
<td>4600</td>
<td>152</td>
<td>539</td>
<td>150</td>
</tr>
<tr>
<td>9</td>
<td>391</td>
<td>4389</td>
<td>168</td>
<td>474</td>
<td>168</td>
</tr>
<tr>
<td>10</td>
<td>405</td>
<td>4570</td>
<td>154</td>
<td>511</td>
<td>150</td>
</tr>
<tr>
<td>11</td>
<td>605</td>
<td>4883</td>
<td>281</td>
<td>657</td>
<td>233</td>
</tr>
<tr>
<td>12</td>
<td>512</td>
<td>4944</td>
<td>253</td>
<td>517</td>
<td>223</td>
</tr>
<tr>
<td>13</td>
<td>454</td>
<td>4938</td>
<td>222</td>
<td>519</td>
<td>221</td>
</tr>
<tr>
<td>14</td>
<td>409</td>
<td>4697</td>
<td>193</td>
<td>450</td>
<td>193</td>
</tr>
<tr>
<td>15</td>
<td>435</td>
<td>4896</td>
<td>183</td>
<td>516</td>
<td>183</td>
</tr>
</tbody>
</table>

Devices: 6558  Nets: 8716  
Total size: 68246  
Target average size: 4550  
Size factor: 2.72727  
Smallest size: 2  
Total pins: 2554  
Total buried nets: 7579  

Table 1. Statistics of Case I - Logic Partition with 15 Soft Blocks
<table>
<thead>
<tr>
<th>Cluster No.</th>
<th>Devices</th>
<th>Size</th>
<th>Pins</th>
<th>Buried Nets</th>
<th>Boundary Nets</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>232</td>
<td>2915</td>
<td>95</td>
<td>290</td>
<td>95</td>
</tr>
<tr>
<td>2</td>
<td>313</td>
<td>3177</td>
<td>97</td>
<td>370</td>
<td>95</td>
</tr>
<tr>
<td>3</td>
<td>378</td>
<td>2723</td>
<td>225</td>
<td>274</td>
<td>197</td>
</tr>
<tr>
<td>4</td>
<td>345</td>
<td>3002</td>
<td>300</td>
<td>328</td>
<td>294</td>
</tr>
<tr>
<td>5</td>
<td>259</td>
<td>3258</td>
<td>97</td>
<td>323</td>
<td>97</td>
</tr>
<tr>
<td>6</td>
<td>352</td>
<td>3518</td>
<td>117</td>
<td>410</td>
<td>115</td>
</tr>
<tr>
<td>7</td>
<td>284</td>
<td>3358</td>
<td>131</td>
<td>342</td>
<td>131</td>
</tr>
<tr>
<td>8</td>
<td>358</td>
<td>3481</td>
<td>140</td>
<td>401</td>
<td>140</td>
</tr>
<tr>
<td>9</td>
<td>379</td>
<td>3447</td>
<td>153</td>
<td>417</td>
<td>127</td>
</tr>
<tr>
<td>10</td>
<td>404</td>
<td>3632</td>
<td>218</td>
<td>468</td>
<td>199</td>
</tr>
<tr>
<td>11</td>
<td>350</td>
<td>3437</td>
<td>203</td>
<td>369</td>
<td>203</td>
</tr>
<tr>
<td>12</td>
<td>312</td>
<td>3650</td>
<td>100</td>
<td>397</td>
<td>100</td>
</tr>
<tr>
<td>13</td>
<td>331</td>
<td>3699</td>
<td>119</td>
<td>404</td>
<td>119</td>
</tr>
<tr>
<td>14</td>
<td>310</td>
<td>3547</td>
<td>151</td>
<td>328</td>
<td>151</td>
</tr>
<tr>
<td>15</td>
<td>347</td>
<td>3444</td>
<td>125</td>
<td>390</td>
<td>122</td>
</tr>
<tr>
<td>16</td>
<td>320</td>
<td>3617</td>
<td>145</td>
<td>381</td>
<td>145</td>
</tr>
<tr>
<td>17</td>
<td>309</td>
<td>3638</td>
<td>105</td>
<td>388</td>
<td>105</td>
</tr>
<tr>
<td>18</td>
<td>287</td>
<td>3462</td>
<td>123</td>
<td>337</td>
<td>123</td>
</tr>
<tr>
<td>19</td>
<td>371</td>
<td>3507</td>
<td>112</td>
<td>429</td>
<td>111</td>
</tr>
<tr>
<td>20</td>
<td>317</td>
<td>3734</td>
<td>145</td>
<td>378</td>
<td>145</td>
</tr>
</tbody>
</table>

Devices: 6558  Nets: 8716
Total size: 68246
Target average size: 3413
Size factor: 2.72749
Smallest size: 2
Total pins: 2901
Total buried nets: 7424

Table 2. Statistics of Case II - Logic Partition with 20 Soft Blocks
<table>
<thead>
<tr>
<th>Cluster No.</th>
<th>Devices</th>
<th>Size</th>
<th>Pins</th>
<th>Buried Nets</th>
<th>Boundary Nets</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>201</td>
<td>2675</td>
<td>128</td>
<td>220</td>
<td>128</td>
</tr>
<tr>
<td>2</td>
<td>290</td>
<td>2628</td>
<td>109</td>
<td>315</td>
<td>109</td>
</tr>
<tr>
<td>3</td>
<td>285</td>
<td>2899</td>
<td>114</td>
<td>325</td>
<td>110</td>
</tr>
<tr>
<td>4</td>
<td>269</td>
<td>2919</td>
<td>143</td>
<td>334</td>
<td>128</td>
</tr>
<tr>
<td>5</td>
<td>302</td>
<td>2730</td>
<td>207</td>
<td>319</td>
<td>207</td>
</tr>
<tr>
<td>6</td>
<td>221</td>
<td>2704</td>
<td>116</td>
<td>236</td>
<td>116</td>
</tr>
<tr>
<td>7</td>
<td>316</td>
<td>3001</td>
<td>111</td>
<td>363</td>
<td>93</td>
</tr>
<tr>
<td>8</td>
<td>198</td>
<td>2653</td>
<td>110</td>
<td>227</td>
<td>110</td>
</tr>
<tr>
<td>9</td>
<td>296</td>
<td>2716</td>
<td>212</td>
<td>284</td>
<td>211</td>
</tr>
<tr>
<td>10</td>
<td>295</td>
<td>2596</td>
<td>180</td>
<td>312</td>
<td>180</td>
</tr>
<tr>
<td>11</td>
<td>216</td>
<td>2725</td>
<td>117</td>
<td>251</td>
<td>117</td>
</tr>
<tr>
<td>12</td>
<td>205</td>
<td>2745</td>
<td>123</td>
<td>222</td>
<td>123</td>
</tr>
<tr>
<td>13</td>
<td>254</td>
<td>2692</td>
<td>118</td>
<td>283</td>
<td>118</td>
</tr>
<tr>
<td>14</td>
<td>253</td>
<td>2693</td>
<td>108</td>
<td>274</td>
<td>108</td>
</tr>
<tr>
<td>15</td>
<td>289</td>
<td>2671</td>
<td>215</td>
<td>300</td>
<td>215</td>
</tr>
<tr>
<td>16</td>
<td>311</td>
<td>2721</td>
<td>214</td>
<td>313</td>
<td>202</td>
</tr>
<tr>
<td>17</td>
<td>377</td>
<td>2650</td>
<td>274</td>
<td>301</td>
<td>256</td>
</tr>
<tr>
<td>18</td>
<td>215</td>
<td>2762</td>
<td>130</td>
<td>247</td>
<td>130</td>
</tr>
<tr>
<td>19</td>
<td>305</td>
<td>2666</td>
<td>207</td>
<td>266</td>
<td>193</td>
</tr>
<tr>
<td>20</td>
<td>273</td>
<td>2705</td>
<td>81</td>
<td>322</td>
<td>81</td>
</tr>
<tr>
<td>21</td>
<td>273</td>
<td>2892</td>
<td>164</td>
<td>288</td>
<td>162</td>
</tr>
<tr>
<td>22</td>
<td>222</td>
<td>2695</td>
<td>104</td>
<td>281</td>
<td>99</td>
</tr>
<tr>
<td>23</td>
<td>243</td>
<td>2717</td>
<td>110</td>
<td>293</td>
<td>110</td>
</tr>
<tr>
<td>24</td>
<td>241</td>
<td>2671</td>
<td>150</td>
<td>264</td>
<td>150</td>
</tr>
<tr>
<td>25</td>
<td>208</td>
<td>2720</td>
<td>126</td>
<td>249</td>
<td>126</td>
</tr>
</tbody>
</table>

Devices: 6558  Nets: 8716  
Total size: 68246  
Target average size: 2730  
Size factor: 2.72727  
Smallest size: 2  
Total pins: 3671  
Total buried nets: 7089

**Table 3.** Statistics of Case III - Logic Partition with 25 Soft Blocks
5.6 Analyses of Capacitance versus Soft Block Size

It is desirable to find out an empirical formula of the 2-pin signal capacitance from the soft block size. Since the width and the height of the soft block is known, we could apply the following non-linear model

\[ C_2 = (\alpha x + \gamma y) \eta \]

where \( 0 < \alpha < 1 \) weights the relative contributions of horizontal wirings and \( \gamma \) weights the relative contributions of vertical wirings, and \( \eta \) strongly correlates to the capacitance per unit length wiring.

Some histograms of the 2-pin net capacitance distribution are illustrated in Figure 6. The pattern shows most 2-pin net capacitances are less than 0.1 pf no matter which soft block they are in. This pattern is valid for all three study cases. The statistics about the correlation between the mean capacitance of each soft block and the block width and height from study case I is illustrated in Figure 7. The statistics from study case II is illustrated in Figure 8. Figure 9 illustrates the statistics of study case III.
Figure 6. Histograms of 2-pin Net Capacitance Distribution
Figure 7. Case I - Correlation of Mean Capacitance versus Soft Block Size
Figure 8. Case II - Correlation of Mean Capacitance versus Soft Block Size
Figure 9. Case III - Correlation of Mean Capacitance versus Soft Block Size
From Figure 6, 7, 8, and 9, it is obvious that there is no direct correlation between the 2-pin signal capacitance and the block size. The reason is that the algorithm of the cell placement, the simulated annealing, functions so well that most cells constructing the 2-pin net are very close and the distance between the two cells is independent of the block size. The attempt of characterizing $C_2$ as a function of the dimensions $(x,y)$ of the soft block is invalid.

5.7 Analyses of 2-pin Capacitance versus m-pin Capacitance

A lot of analyses were performed to verify the correlation between the 2-pin capacitance and the m-pin capacitance. Figure 10 illustrates the mean 2-pin, 3-pin, 4-pin, and 5-pin capacitances of each soft block from study case I. The same plot from study case II is illustrated in Figure 11. Figure 12 illustrates the plot from study case III.

From Figure 10, 11, and 12, it can be seen that although there seems no correlation among mean capacitances of soft blocks, the correlation between m-pin capacitance and 2-pin capacitance is obvious. A summary statistics of the three study cases is shown in Table 4. In addition to the three study cases, another case without partitioning, i.e., the traditional procedure without floorplanning was performed to make the comparison with the three different partitions. The statistics of the case is also provided in Table 4. In order to derive $C_m$ from $C_2$, two linear least squares fitting with the following mathematical models are proceeded:

27
\[ C_m = a \ast C_2 \]
\[ C_m = b \ast C_2 + c \]

The results are listed in Table 5 and the values from the theoretical model
\[ C_m = (m^2 + 2m - 2)/3m \ast C_2 \]

are listed in Table 6 for the comparison.

<table>
<thead>
<tr>
<th>Case No.</th>
<th>Number of Soft Blocks</th>
<th>m-pin</th>
<th>Number of Nets</th>
<th>Capacitance Mean (pf)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Case I</td>
<td>15</td>
<td>2-pin</td>
<td>6041</td>
<td>0.04313</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3-pin</td>
<td>781</td>
<td>0.08126</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4-pin</td>
<td>152</td>
<td>0.10618</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5-pin</td>
<td>121</td>
<td>0.15895</td>
</tr>
<tr>
<td>Case II</td>
<td>20</td>
<td>2-pin</td>
<td>5957</td>
<td>0.04596</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3-pin</td>
<td>760</td>
<td>0.07795</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4-pin</td>
<td>150</td>
<td>0.11768</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5-pin</td>
<td>112</td>
<td>0.16118</td>
</tr>
<tr>
<td>Case III</td>
<td>25</td>
<td>2-pin</td>
<td>5731</td>
<td>0.04441</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3-pin</td>
<td>701</td>
<td>0.07330</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4-pin</td>
<td>127</td>
<td>0.10532</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5-pin</td>
<td>88</td>
<td>0.12660</td>
</tr>
<tr>
<td>Case IV</td>
<td>1</td>
<td>2-pin</td>
<td>6391</td>
<td>0.04352</td>
</tr>
<tr>
<td>(No Partition)</td>
<td></td>
<td>3-pin</td>
<td>925</td>
<td>0.11265</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4-pin</td>
<td>181</td>
<td>0.11158</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5-pin</td>
<td>219</td>
<td>0.15402</td>
</tr>
</tbody>
</table>

Table 4. Statistics of Four Study Cases
Figure 10. Case I - Correlation of 2-pin Capacitance versus m-pin Capacitance
Figure 11. Case II - Correlation of 2-pin Capacitance versus m-pin Capacitance
Figure 12. Case III - Correlation of 2-pin Capacitance versus m-pin Capacitance
<table>
<thead>
<tr>
<th>Case No.</th>
<th>Number of Soft Blocks</th>
<th>m-pin</th>
<th>$C_m = a \cdot C_2$</th>
<th>$C_m = b \cdot C_2 + c$</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>3-pin</td>
<td>a</td>
<td>b</td>
</tr>
<tr>
<td>Case I</td>
<td>15</td>
<td>1.83333</td>
<td>2.02387</td>
<td>-0.00604</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4-pin</td>
<td>2.43397</td>
<td>1.72674</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5-pin</td>
<td>3.62507</td>
<td>2.09390</td>
</tr>
<tr>
<td>Case II</td>
<td>20</td>
<td>3-pin</td>
<td>1.68667</td>
<td>1.54160</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4-pin</td>
<td>2.51436</td>
<td>1.80854</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5-pin</td>
<td>3.42814</td>
<td>2.22213</td>
</tr>
<tr>
<td>Case III</td>
<td>25</td>
<td>3-pin</td>
<td>1.71817</td>
<td>1.35234</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4-pin</td>
<td>2.37217</td>
<td>1.31011</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5-pin</td>
<td>3.01128</td>
<td>0.85301</td>
</tr>
<tr>
<td>Case IV</td>
<td>1 (No Partition)</td>
<td>3-pin</td>
<td>2.58831</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>4-pin</td>
<td>2.56383</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>5-pin</td>
<td>3.53891</td>
<td></td>
</tr>
</tbody>
</table>

**Table 5. Empirical Values from Four Study Cases**

<table>
<thead>
<tr>
<th>Theoretical Model</th>
<th>$C_m = d \cdot C_2$</th>
<th>3-pin</th>
<th>4-pin</th>
<th>5-pin</th>
</tr>
</thead>
<tbody>
<tr>
<td>$d = \frac{m^2 + 2m + 2}{3m}$</td>
<td>1.44444</td>
<td>1.83333</td>
<td>2.20000</td>
<td></td>
</tr>
</tbody>
</table>

**Table 6. Numerical Values from Theoretical Model**
6. Capacitance Empirical Formula

6.1 2-pin Capacitance Empirical Formula

From Table 4, \( C_2 \) value is around 0.044 pf in each study case. It is appropriate to use the average value of three study cases to represent \( C_2 \). However, the objective of the capacitance estimator is not only to provide the overall estimated capacitance, but also to warn the designer those signals whose capacitances exceed the specification of the chip design. In other words, the worst case is more interesting to us. To serve the objective, the technique of quantile is more appropriate to us than the mean value. A data analysis tool S-PLUS\(^{11}\) is used by the paper to do the statistical analyses. The package provides the quantile function by an algorithm which linearly interpolates between order statistics of a vector, assuming that the i-th order statistic is the \( i / (\text{vector length}) \) quantile.\(^{10}\) Therefore, \text{quantile}(0.70)\ means the value is greater than 70\% of the values in the vector. Different quantile values, based on 0.7, 0.8, 0.85, 0.9, and 0.95 are derived from each study case and listed in Table 7 for references.

\(^{11}\) S-PLUS is a statistic software product from Statistical Sciences, Inc.
<table>
<thead>
<tr>
<th>Case No.</th>
<th>m-pin</th>
<th>Number of Nets</th>
<th>Empirical Quantiles</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>0.70</td>
</tr>
<tr>
<td>Case I</td>
<td></td>
<td></td>
<td>2-pin</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>3-pin</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>4-pin</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>5-pin</td>
</tr>
<tr>
<td>Case II</td>
<td></td>
<td></td>
<td>2-pin</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>3-pin</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>4-pin</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>5-pin</td>
</tr>
<tr>
<td>Case III</td>
<td></td>
<td></td>
<td>2-pin</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>3-pin</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>4-pin</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>5-pin</td>
</tr>
<tr>
<td>Case IV</td>
<td></td>
<td></td>
<td>2-pin</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>3-pin</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>4-pin</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>5-pin</td>
</tr>
</tbody>
</table>

**Table 7. Quantile Values of Three Study Cases**

It is decided to use quantile(0.8) to represent $C_2$ in the capacitance estimator to reach the 80% confidence level. Although larger quantile values can reach higher confidence level, it is too pessimistic if the capacitance is too high. The average value of quantile(0.8) from the three study cases is 0.064127 pf and is used in the capacitance estimate program.
6.2 m-pin Capacitance Empirical Formula

Comparing the empirical results of $C_3$, $C_4$, and $C_5$ with the theoretical model $C_m'$, the theoretical values are too low. It may result in an optimistic capacitance estimation. Since $C_3$, $C_4$, and $C_5$ are derived, it is decided to use their quantile(0.8) values as the empirical values. For $m$ higher than 5, the theoretical formula is applied in the capacitance estimate program. The average value of quantile(0.8) of $C_3$ from the three study cases is 0.10908 pf. $C_4$ is 0.15399 pf and $C_5$ is 0.21158 pf by the same approach.

7. Results of the Capacitance Estimator

7.1 The Capacitance Estimate Program

In the database of the floorplan created by the floorplanner, each signal contains a linked list of connected terminals. From the linked list, the soft blocks contain the terminals of the signal can be retrieved. An ASCII file is generated by the floorplanner to provide the information of the soft blocks to the capacitance estimator. The file contains the signal name and the center locations of the soft blocks which are connected through the signal.

A capacitance estimate program is implemented to use the file as input and generate the estimated capacitance of each signal. The program checks the center location of input blocks for the repeated numbers. If a block is repeated $m$ times, $C_m$ is calculated as described above to obtain the capacitance within the block. With the center locations of
the input blocks, four different near-optimal rectilinear Steiner Trees, growing from bottom, top, left and right, are constructed. The shortest length of the four trees is chosen as the external wire length. The capacitance among multiple blocks is estimated from the external wire length by applying the unit capacitance \textsuperscript{12} and unit fringe capacitance \textsuperscript{13}. A constant 0.9 micron is chosen as the wire width for the experiments. Both values of the unit capacitance and fringe capacitance are from the 0.9 micron CMOS technology. The capacitance estimate program is attached in Appendix.

7.2 Result of Floorplan-base Capacitance Estimation

The floorplan-based capacitance estimate program was tested with the three study cases. The estimated capacitances are compared with the computed capacitances from post-layout, i.e. compared with the values accurately computed by the real wire length applying to the corresponding unit capacitance. Only the signals which connect through multiple soft blocks are used for the comparison because the other signals consist of \( C_m \) only. The histograms of the residual (estimate error) of the three study cases are shown in Figure 13. From Figure 13, it can be seen that the shape of the residuals is a normal distribution and most residuals are small.

\textbf{12. Unit capacitance 0.00007025 pf / square microns is used which is the average value of polysilicon and metal material.}

\textbf{13. Unit fringe capacitance 0.00005513 pf / micron is used.}
Residuals of 15 Soft Blocks

Residuals of 20 Soft Blocks

Residuals of 25 Soft Blocks

Figure 13. Floorplan-based Residual Histograms of Three Study Cases
The statistics of the comparison are listed in Table 8.

<table>
<thead>
<tr>
<th>Case No.</th>
<th>Number of Signals</th>
<th>Layouted Mean (pf)</th>
<th>Estimated Mean (pf)</th>
<th>Residual Mean (pf)</th>
<th>Standard Deviation (pf)</th>
<th>Residual / Layouted (%)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Case I</td>
<td>1052</td>
<td>1.09346</td>
<td>0.98264</td>
<td>0.11082</td>
<td>0.73240</td>
<td>10.14</td>
</tr>
<tr>
<td>Case II</td>
<td>1177</td>
<td>1.11335</td>
<td>0.88498</td>
<td>0.22837</td>
<td>0.60054</td>
<td>20.51</td>
</tr>
<tr>
<td>Case III</td>
<td>1491</td>
<td>0.89253</td>
<td>0.80176</td>
<td>0.09077</td>
<td>0.60085</td>
<td>10.17</td>
</tr>
<tr>
<td>Average</td>
<td>1240</td>
<td>1.03311</td>
<td>0.88979</td>
<td>0.143</td>
<td>0.645</td>
<td>13.61</td>
</tr>
</tbody>
</table>

Table 8. Statistics of Floorplan-based Residual

In general, the floorplan-based capacitance estimation achieved 0.143 pf (13.61 %) mean estimation error with the standard deviation 0.645 pf.

7.3 Result of NETCAP Capacitance Estimation

A similar analysis from the NETCAP capacitance estimation was performed. The NETCAP capacitance is estimated by the following formula

\[ \text{capacitance} = (\text{number of terminals} - 1) \times 0.09 \text{ pf} \]

The statistics from NETCAP capacitance estimation are listed in Table 9.
<table>
<thead>
<tr>
<th>Case No.</th>
<th>Number of Signals</th>
<th>Layouted Mean (pf)</th>
<th>NETCAP Mean (pf)</th>
<th>Residual Mean (pf)</th>
<th>Standard Deviation (pf)</th>
<th>Residual / Layouted (%)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Case I</td>
<td>1052</td>
<td>1.09346</td>
<td>0.81428</td>
<td>0.27918</td>
<td>2.65120</td>
<td>25.53</td>
</tr>
<tr>
<td>Case II</td>
<td>1177</td>
<td>1.11335</td>
<td>0.77560</td>
<td>0.33776</td>
<td>2.53551</td>
<td>30.34</td>
</tr>
<tr>
<td>Case III</td>
<td>1491</td>
<td>0.89253</td>
<td>0.66054</td>
<td>0.23198</td>
<td>2.24964</td>
<td>25.99</td>
</tr>
<tr>
<td>Average</td>
<td>1240</td>
<td>1.03311</td>
<td>0.75014</td>
<td>0.283</td>
<td>2.479</td>
<td>27.29</td>
</tr>
</tbody>
</table>

Table 9. Statistics of NETCAP Residual

In the three study cases, the NETCAP capacitance estimation achieved 0.283 pf (27.29 %) mean estimation error with the standard deviation 2.479 pf.

8. Conclusion

The theoretical foundation of the proposed methodology of the floorplan-based capacitance estimation is established by the four experiments (study cases) of a chip layout. The empirical formula required by the capacitance estimator are derived from the four experiments. With the implementation of the capacitance estimate program, the comparison between the NETCAP program and the floorplan-based capacitance estimation was performed.
The result of the comparison shows the NETCAP capacitance estimation achieved 0.283 pf (27.29 \%) mean error with the standard deviation 2.479 pf, whereas the floorplan-based capacitance estimation achieved 0.143 pf (13.61 \%) mean error with the standard deviation 0.645 pf. The floorplan-based capacitance estimation doubles the accuracy in the mean estimation error and reduces the standard deviation to one-fourth.
REFERENCES


3. A New Algorithm For Floorplan Design, D. F. Wong, Department of Computer Sciences, University of Texas at Austin, 1986 DAC pp. 101-107

4. Timing-Driven Layout Using Floorplanner, Chi-Chang Liaw, AT&T Bell Labs, July 10, 1992


8. An Algorithm For Hierarchical Floorplan Design, K. S. The, Department of Computer Sciences, University of Texas at Austin, ICCAD 1989, pp. 484-487


APPENDIX

/*
 * This is a program to estimate capacitance value from the block
 * information of the signals after the floorplanning process
 */
#include <stdio.h>

typedef struct sblk {
    float xc, yc; /* center location of block */
    float xh1;
    float xh2;
    float yh;
    float xv;
    float yv1;
    float yv2;
    struct sblk *fptr; /* forward pointer for processing */
    struct sblk *bptr; /* backward pointer for processing */
    float sortVal; /* value to be used for sorting */
    int index; /* index number */
} BLOCK;

#define UNIT_CAP 0.00007025 /* 0.9 CMOS unit capacitance */
#define FRINGE_CAP 0.00005513 /* 0.9 CMOS unit fringe capacitance */
#define WIDTH 0.9 /* 0.9 CMOS default wire width */

#define C2 0.064127 /* 2-pin capacitance quantile(0.8) */
#define C3 0.109080 /* 3-pin capacitance quantile(0.8) */
#define C4 0.153990 /* 4-pin capacitance quantile(0.8) */
#define C5 0.211580 /* 5-pin capacitance quantile(0.8) */

#define MAXBLK 8000 /* maximum number of blocks of a signal */
#define INF 1073741823

#define MAX(A,B) ((A»(B) ? (A) : (B))
#define MIN(A,B) ((A)«B) ? (A) : (B))

/* return rectlinear distance between two segments a, b */
#define RECTLINEAR(xa1,ya1,xa2,ya2,xb1,yb1,xb2,yb2)
    (MAX(0,MAX(xa1-xb2,xb1-xa2))+MAX(0,MAX(ya1-yb2,yb1-ya2)))

/* return 1 if block b1 is the same as block b2 */
#define IS_SAME_BLOCK(b1,b2)
ABS((b1).xc-(b2).xc) < 0.5 && ABS((b1).yc-(b2).yc) < 0.5

BLOCK block[0x0][MAXBLK]; /* block array */
float blk_xc[MAXBLK], blk yc[MAXBLK]; /* block center coordinates */
int nr_index; /* number of index */

extern void qsort();

/* main program to read input file and write output file */
main(argc, argv)
int argc;
char *argv[];
{
    FILE *fd 1, *fd2;
    char sigName[80];
    int i, j, nr_block;
    float sigValue, estimate();

    if(argc < 3) {
        fprintf(stderr,
"Usage: %s cap_input_file cap_output_file0, argv[0]);
exit(1);
    }
    if(!((fd1 = fopen(argv[1], "r"))) {
        fprintf(stderr, "Can’t open cap_input_file0, argv[1]);
exit(1);
    }
    if(!((fd2 = fopen(argv[2], "w"))) {
        fprintf(stderr, "Can’t open cap_output_file to write0,
argv[2]);
fclose(fd1);
exit(1);
    }
    while((i= fscanf(fd1,"%s",sigName)) == 1) {
        i = 0;
        while((j= fscanf(fd1,"%d %f %f", &nr_block, &blk_xc[i],
&blk yc[i++])) == 3);
        if(nr_block < 2)
            sigValue = 0.0;
        else
            sigValue = estimate(nr_block, blk_xc, blk yc);
        fprintf(fd2, "%s %.6f", sigName, sigValue);
        if(sigValue > 0) {
            for(i=1; i <= nr_index; i++)
            }
fprintf(fd2, " %d", block1[i].index);
}
fprintf(fd2, "0);
}
fclose(fd1);
fclose(fd2);
exit(0);

/* process capacitance estimation */
float
estimate(nr_block, blk_xc, blk_yC)
int nr_block;
float blk_xc[], blk_yC[];
{
    BLOCK tmp_blk;
    int i, j, same;
    float internalCap, externalCap, wireLength;
    float estimateExternal(), int_capacitance(), ext_capacitance();

    /* build block1[] array */
    block1[1].xc = blk_xc[0];
    block1[1].yc = blk_yC[0];
    block1[1].index = 1;
    nr_index = 1;
    for(j=1; j < nr_block; j++) {
        same = 0;
        tmp_blk.xc = blk_xc[j];
        tmp_blk.yc = blk_yC[j];
        for(i=1; i <= nr_index; i++) {
            if(IS_SAME_BLOCK(tmp_blk, block1[i])) {
                same = i;
                break;
            }
        }
        if(same)
            ++(block1[same].index);
        else {
            block1[++nr_index].xc = blk_xc[j];
            block1[nr_index].yc = blk_yC[j];
            block1[nr_index].index = 1;
        }
    }
/* estimate internal capacitance */
internalCap = 0.0;
for(i=1; i <= nr_index; i++) {
    if(block1[i].index > 1) /* m-pin signal */
        internalCap += int_capacitance(block1[i].index);
}

/* estimate external capacitance */
wireLength = estimateExternal(nr_index, block1);
externalCap = ext_capacitance(wireLength);
return(internalCap + externalCap);

/* return internal capacitance value */
static float
int_capacitance(m)
int m;
{
    if(m < 2) return(0.0);
    switch (m) {
        case 2: return(C2);
        case 3: return(C3);
        case 4: return(C4);
        case 5: return(C5);
        default:
            return(C2*(m*m+2*m+2.)/(3.*m));
    }
}

/* return external capacitance value */
static float
ext_capacitance(wireLength)
float wireLength;
{
    double dcap;
    float fcap;
    dcap = UNIT_CAP * wireLength * WIDTH +
      FRINGE_CAP * 2 * (wireLength + WIDTH);
    fcap = dcap;
    return(fcap);
}

/* compare function for qsort() */
static int
cmpfunc(blkl, blk2)
BLOCK *blkl, *blk2;
{
    if(blkl->sortVal < blk2->sortVal) return(-1);
    if(blkl->sortVal > blk2->sortVal) return(1);
    return(0);
}

/* estimate external wire length
 * Algorithm:
 * For all the given block[n] array,
 * four different near-optimum rectilinear Steiner trees
 * are calculated in the IBM-style:
 * growing from bottom,top,left, and right.
 * The shortest tree is chosen as the representation of the net
 * and the length of the net is returned.
 */
static float
estimateExternal(n, block)
int n;
BLOCK block[];
{
    BLOCK wp[MAXBLK]; /* temporary array for qsort() */
    BLOCK *ts;
    register BLOCK *tt, *tr, *wpi;
    register int i, k;
    int kk, flg, rdir, rd, nb, cmpfunc();
    float bwire, bdist, dx, dy, twire, xx, yy;

    /* copy input array onto wp */
    for(i=1; i <= n; i++) wp[i] = block[i];

    bwire=INF; /* initialize the best wire length */

    /* directions to build up the tree:
     * 0=from bottom, 1=from top, 2=from left, 3= from right */
    for(k=0; k < 4; k++) {
        twire=0; /* total wire for this direction of the tree */
        /* initialize data and prepare for sorting */
        for(i=1; i <= n; i++) {
            wpi= &wp[i];
            wpi->index=0;
            wpi->fptr=NULL;
            wpi->bptr=NULL;
        }

        /* growing from bottom */
        for(x=1; x <= n; x++) {
            if(cmpfunc(&wp[x], &wp[x-1]) < 0) {
                tt= &wp[x];
                tr= &wp[x-1];
                for(i=1; i <= n; i++) {
                    wpi= &wp[i];
                    if(cmpfunc(&wp[i], tt) <= 0 && cmpfunc(tr, &wp[i]) < 0) {
                        tt= &wp[i];
                    }
                }
            }
        }
    }

    /* growing from top */
    /* growing from left */
    /* growing from right */
}
wpi->xh1=wpi->xh2=wpi->xv=wpi->xc;
wpi->yh=wpi->yv1=wpi->yv2=wpi->yc;
switch(k){
case 0:
    wpi->sortVal=wpi->yc;
    break;
case 1:
    wpi->sortVal= -wpi->yc;
    break;
case 2:
    wpi->sortVal= wpi->xc;
    break;
case 3:
    wpi->sortVal= -wpi->xc;
    break;
default:
    return(1);
}

/* sort the terminal records according to sortVal */
qsort(&(wp[l]),(unsigned)n,sizeof(BLOCK),cmpfunc);

/* setup the starting point */
wp[1].index = 1;

/* add blocks one by one */
/* i=1 is already part of the tree */
for(i=2; i <= n; i++) {
    wpi= &wp[i];
    if(wpi->index == 0) {
        xx=wpi->xc;
        yy=wpi->yc;
        bdist=INF; /* best distance so far */
        for(tt= &(wp[1]); tt!=NULL; tt=tt->fptr){
            dd=RECTLINEAR(tt->xh1,tt->yv1,tt->xh2,
                tt->yv2,xx,yy,xx,yy);
            if(bdist>dd){
                bdist=dd;
                tr=tt;
            }
        }
        twire += bdist;
        dx=MIN(xx,tr->xh2);
    }
dx = MAX(dx, tr->xh1);
dy = MIN(yy, tr->yv2);
dy = MAX(dy, tr->yv1);
wpi->xh1 = MIN(dx, xx);
wpi->xh2 = MAX(dx, xx);
wpi->yv1 = MIN(dy, yy);
wpi->yv2 = MAX(dy, yy);
switch (k) {
case 0:
case 1:
    wpi->yhg = yy;
    wpi->xv = dx;
    break;
case 2:
case 3:
    wpi->yhg = dy;
    wpi->xv = xx;
    break;
default:
    return (2);
}
/* remove sections that are under the new segment */
/* always leave wp[1] in, pointers are simple then */
tr = & (wp[i]);
for (tt = wp[1].fptr; tt != NULL; tt = ts) {
    ts = tt->fptr;
    if (tt! = tr) {
        flg = 0;
        switch (k) {
            case 0:
                if (tt->xh1 >= tr->xh1 && tt->xh2 <= tr->xh2) {
                    <=tr->xh2 && tt->yhg <= tr->yhg) flg = 1;
                    break;
            case 1:
                if (tt->xh1 >= tr->xh1 && tt->yhg <= tr->yhg) flg = 1;
                break;
            case 2:
                if (tt->yv1 >= tr->yv1 && tt->yv2 <= tr->yv2) {
                    <=tr->yv2 && tt->xv <= tr->xv) flg = 1;
                    break;
            case 3:
                if (tt->yv1 >= tr->yv1 && tt->yv2 <= tr->yv2) {
                    <=tr->yv2 && tt->xv <= tr->xv) flg = 1;
                    break;
        }
    }
}
<=tr->yv2&&tt->xv>=tr->xv)flg=1;
break;
default:
    return(3);
}
if(flg==1){
    tt->bptr->fptr=tt->fptr;
    if(tt->fptr!=NULL)
        tt->fptr->bptr=tt->bptr;
}
}

if(twire<bwire){
    /* remember the better solution */
    bwire=twire;
}
/* display the tree
printf("resulting tree:0);
for(i=1;i<=n;i++)
    printf("x=%f y=%f xh1=%f xh2=%f yh=%f xv=%f yv1=%f yv2=%f0,
    wp[i].xc,wp[i].yc,wp[i].xh1,wp[i].xh2,wp[i].yh,wp[i].xv,
    wp[i].yv1,wp[i].yv2);
*/
return(bwire);
VITA

Chih-kuo Liang was born in PingTung, Taiwan, on November 22, 1952. He entered National Cheng Kung University, Tainan, Taiwan, where he received the Bachelor of Science degree in Civil Engineering in June 1975. After his two-year military service as an instructor in the Army Engineering School, he went back to National Cheng Kung University and received the Master of Science in Surveying and Photogrammetry in June 1979. From August 1979 to September 1981, he was an Assistant Researcher in Chung Shan Institute of Science and Technology, Taiwan. In September 1981, he entered the Graduate School of The Ohio State University at Columbus Ohio. From January 1982 to March 1985, he was a Graduate Research Associate in the Department of Geodetic Science and Surveying and received the Master of Science in Geodetic Science and Surveying in December 1983 from The Ohio State University. He was with Intergraph Corporation in Huntsville, Alabama as a Senior System Engineer from March 1985 to June 1988. From August 1985 to June 1988, he was a part-time Instructor in Alabama A&M University, Department of Computer Science, Normal, Alabama. Since June 1988, he has been a Member of Technical Staff at AT&T Bell Laboratories. His work is in the area of circuit layout automation with Computer Aided Engineering and Design.
END
OF
TITLE